# 4ch 32Bit Up/Down High-Speed Counter Card for CardBus

CNT32-4MT(CB)



\* Specifications, color and design of the products are subject to change without notice.

This product is a PC Card Standard -compliant CardBus TYPE II size PC Card that inputs and counts pulse signals from an external device.

The PC Card has four channels of 32-bit up/down counters, allowing external devices such as a rotary encoder and a linear scale to be connected. Given below are examples of using the PC Card for "detecting a position of the table of a machine tool" and "detecting a change in weight".

The pulse signal inputting interface is unisolated LVTTL-level input that can input pulse signals at high speed.

The application for this PC Card can transfer data between the PC Card and the PC at high speed using PCI bus mastering.

#### <Example >



If your PC has a stack of two TYPE II PC Card slots, two cannot be used simultaneously in both slots. This product can be used along with another PC Card which does not use any external connector, such as a memory card.

## Features

Can input two-phase and single-phase signals.

Can input pulse signals up to 10MHz and can resolve phase differences as short as 25nsec.

Can be converted to a differential input interface using the differential unit (CTP-4D) and connection cable (CNT-68M/50M) which are sold separately.

One control signal input pin per channel.

Can count values sampling at a maximum sampling rate of 20  $\,$  MHz.

Supporting bus mastering, enabling high-speed data transfer between the PC Card and the PC without intervention from the CPU.

Can generate an interrupt, issuing an external signal, or presetting/zero-clearing the count value when it matches an arbitrary predefined value.

# **Packing List**

PC Card [CNT32-4MT(CB)] ...1 First step guide ... 1 CD-ROM \*1 [API-PAC(W32)] ...1

\*1 The CD-ROM contains the driver software and User's Guide.

#### Specification

| < 1 / 2 > |  |
|-----------|--|
|-----------|--|

| Item |                                   | Specification                                                                                                                                                                                                     |
|------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| put  |                                   |                                                                                                                                                                                                                   |
| Co   | unter                             |                                                                                                                                                                                                                   |
|      | Channel count                     | 4 channels                                                                                                                                                                                                        |
|      | Count system                      | Up/down counting<br>(2-phase/Single-phase/Single-phase Input with Gate Control<br>Attached)                                                                                                                       |
|      | Max. count                        | FFFFFFFh(binary data, 32Bit)                                                                                                                                                                                      |
|      | Input type                        | Unisolated LVTTL level input                                                                                                                                                                                      |
|      | Input signal                      | Phase-A/UP 1 x 4 channels<br>Phase-B/DOWN 1 x 4 channels<br>Phase-Z/CLR 1 x 4 channels                                                                                                                            |
|      | Response frequency                | 10MHz 50% duty                                                                                                                                                                                                    |
|      | Digital filter                    | 0.1µsec to 1.6384msec or not used<br>(can be independently set for each channel.)                                                                                                                                 |
|      | Timer                             | 1msec to 6553msec 1msec unit                                                                                                                                                                                      |
|      | Counter start trigger             | Software/External start input/Sampling start trigger                                                                                                                                                              |
|      | Counter stop trigger              | Software/External stop input/Sampling stop trigger                                                                                                                                                                |
| Sa   | mpling                            |                                                                                                                                                                                                                   |
|      | Sampling start trigger            | Software/External start input/Count match                                                                                                                                                                         |
|      | Sampling stop trigger             | Software/External stop input/Specification number/Bus<br>master tranfer error/Count match                                                                                                                         |
|      | Sampling clock                    | Sampling timer/External clock input                                                                                                                                                                               |
|      | Sampling timer                    | 50nsec to 107sec 25nsec unit(can not be independently set<br>for each channel.)                                                                                                                                   |
|      | External sampling start<br>signal | Unisolated LVTTL level input (Select Rise or Fall)                                                                                                                                                                |
|      | External sampling stop<br>signal  | Unisolated LVTTL level input (Select Rise or Fall)                                                                                                                                                                |
|      | External sampling clock<br>signal | Unisolated LVTTL level input (Fall)                                                                                                                                                                               |
|      | Response frequency                | 10MHz 50% duty                                                                                                                                                                                                    |
| Co   | ntrol                             |                                                                                                                                                                                                                   |
|      | Control input signal type         | Unisolated LVTTL level input                                                                                                                                                                                      |
|      | Control input channel             | 1 x 4 channels                                                                                                                                                                                                    |
|      | Control input signal              | - Preset(Select Rise or Fall)<br>- Zero-clear(Select Rise or Fall)<br>- Counter start/stop(Select Rise or Fall)<br>- General-purpose input(positive logic)<br>Software-selected from among the above four options |
|      | Response time                     | 100nsec (Max.)                                                                                                                                                                                                    |
| Int  | errupt event                      | Count match(8 points), Counter error(2 points), Sampling factor(6 points),Carry/Borrow(1 points), Timer(1 points)                                                                                                 |

-212-

| <u>~</u> |                                     | 0 10 10                                                                                                                                                                                                                                                                                                                                                                     |
|----------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item     |                                     | Specification                                                                                                                                                                                                                                                                                                                                                               |
| Out      | out                                 |                                                                                                                                                                                                                                                                                                                                                                             |
|          | Control                             |                                                                                                                                                                                                                                                                                                                                                                             |
|          | Control output signal type          | Unisolated LVTTL level output                                                                                                                                                                                                                                                                                                                                               |
|          | Control output channel              | 1 x 4 channels                                                                                                                                                                                                                                                                                                                                                              |
|          | Control output signal               | - Count match 0 output(one-shot pulse output)<br>- Count match 1 output(one-shot pulse output)<br>- Digital filter error output(one-shot pulse output)<br>- Abnormal input error output(one-shot pulse output)<br>- General-purpose output(Level output)<br>Software-selected from among the above five options<br>(Positive/negative logic is selected with the software.) |
| On<br>am | One shot output signal<br>amplitude | Selected between 10µsec, 100µsec, 1msec, 10msec and<br>100 msec<br>(Can be set for each channel, within precision + 1µsec)                                                                                                                                                                                                                                                  |
| 1        | Response time                       | 100nsec (Max.)                                                                                                                                                                                                                                                                                                                                                              |
| 1        | Rated output current                | Iou=8mA(Max.) Iou=-8mA(Max.)                                                                                                                                                                                                                                                                                                                                                |
|          | Test pulse                          |                                                                                                                                                                                                                                                                                                                                                                             |
|          | Test pulse output signal type       | Unisolated LVTTL level output                                                                                                                                                                                                                                                                                                                                               |
|          | Test pulse output point             | One for each of phases-A and B                                                                                                                                                                                                                                                                                                                                              |
|          | Output frequency                    | 100kHz fixed                                                                                                                                                                                                                                                                                                                                                                |
|          | Sampling                            |                                                                                                                                                                                                                                                                                                                                                                             |
|          | Sampling output signal<br>type      | Unisolated LVTTL level output                                                                                                                                                                                                                                                                                                                                               |
|          | Output point                        | Sampling start trigger, sampling stop trigger,<br>Sampling clock trigger 1 point each                                                                                                                                                                                                                                                                                       |
|          | One-shot output signal<br>width     | Negative logic 100nsec (fixed)                                                                                                                                                                                                                                                                                                                                              |
|          | Response speed                      | 100nsec (Max.)                                                                                                                                                                                                                                                                                                                                                              |
|          | Rated output current                | $I_{OL} = 8mA(Max.)$ $I_{OH} = -8mA(Max.)$                                                                                                                                                                                                                                                                                                                                  |
| Bus      | master                              |                                                                                                                                                                                                                                                                                                                                                                             |
|          | DMA channel                         | 1 channel                                                                                                                                                                                                                                                                                                                                                                   |
|          | Transfer bus width                  | 32-Bit width                                                                                                                                                                                                                                                                                                                                                                |
|          | Transfer data length                | 8 PCI Words length(Max.)                                                                                                                                                                                                                                                                                                                                                    |
|          | Transfer rate                       | 80MB/sec(Max.133MB/sec)                                                                                                                                                                                                                                                                                                                                                     |
|          | FIFO                                | 1K-DWord                                                                                                                                                                                                                                                                                                                                                                    |
|          | Scatter/Gather function             | 64MB                                                                                                                                                                                                                                                                                                                                                                        |
|          | Interrupt event                     | Bus master event(7 points)                                                                                                                                                                                                                                                                                                                                                  |
| Con      | nmon                                |                                                                                                                                                                                                                                                                                                                                                                             |
|          | I/O address                         | Occupies 2 locations, any 32-bytets and 64-byte<br>boundary                                                                                                                                                                                                                                                                                                                 |
| 1        | Power consumption                   | 3.3VDC, 300mA (Max.)                                                                                                                                                                                                                                                                                                                                                        |
|          | Operating condition                 | 0 to 50°C, 10 to 90%RH (No condensation)                                                                                                                                                                                                                                                                                                                                    |
| 1        | Supported PC Card slot              | PC Card Standard CardBus                                                                                                                                                                                                                                                                                                                                                    |
|          | Dimension (mm)                      | 85.6(W) x 54.0(D) x 5.0(H) TYPE II *1                                                                                                                                                                                                                                                                                                                                       |
|          | Weight                              | 50g                                                                                                                                                                                                                                                                                                                                                                         |
| *1       | If a PC has two TVPF II size PC     | card slots arranged vertically you cannot mount this                                                                                                                                                                                                                                                                                                                        |

 If a PC has two TYPE II size PC card slots arranged vertically, you cannot mount this product cards in both slots at once. This is due to the shape of the cable connectors.

# Support Software

## Driver Library API-PAC(W32) (Bundled)

API-PAC(W32) is the library software that provides the commands for CONTEC hardware products in the form of Windows standard Win32 API functions (DLL). It makes it easy to create high-speed application software taking advantage of the CONTEC hardware using various programming languages that support Win32 API functions, such as Visual Basic and Visual C/C++.

It can also be used by the installed diagnosis program to check hardware operations.

CONTEC provides download services to supply the updated drivers and differential files.

For details, read Help on the bundled CD-ROM or visit the CONTEC's Web site.

| < Operating environment > |                                                                        |  |  |  |
|---------------------------|------------------------------------------------------------------------|--|--|--|
| OS                        | Windows XP, 2000, Me, 98, etc                                          |  |  |  |
| Adaptation language       | Visual C/C++, Visual Basic, Delphi,<br>Builder, etc                    |  |  |  |
| Others                    | Each piece of library software requires 50 MB of free hard disk space. |  |  |  |
| 000000000                 |                                                                        |  |  |  |

# Cable & Connector

# Cable (Option)

| Shielded cable for CardBus counter | input card                                     |
|------------------------------------|------------------------------------------------|
|                                    | : CNT-68M/50M (0.5m)                           |
| Cable with 68-Pin D-sub Connector  |                                                |
| at either Ends (Mold Type)         | : PCB68PS-0.5P (0.5m)<br>: PCB68PS-1.5P (1.5m) |

Shielded cable with single connector for 68-pin 0.8mm pitch connector : PCA68PS-0.5P (0.5m) : PCA68PS-1.5P (1.5m)

# Accessories

## Accessories (Option)

Termination Panel with Differential Receivers

| or Counter Input          | : CTP-4D *1  |
|---------------------------|--------------|
| Screw Terminal (M3 x 50P) | : EPD-50A *1 |
| Screw Terminal (M3 x 68)  | : EPD-68A *2 |

\*1 CNT-68M/50M optional cable is required separately.
\*2 PCB68PS-0.5P or PCB68PS-1.5P optional cable is required separately.

Check the CONTEC's Web site for more information on these options.

# **Block Diagram**



# Using the On-PC Card Connectors

# Connecting a PC Card to a Connector

Use the optional connection cable (CNT-68M/50M or PCA68PS-\*\*P, PCB68PS-\*\*P) to connect the PC Card to an external device. Uses the cable together with a terminal block for the wiring between the PC Card and external device.



#### Connector Pin Assignment Pin Assignment of an interface connector(CN1) (PC Card side)



\*1 The control input can serve as the general-input, counter start/stop, preset, and zero-clear. \*2 The control output can serve as the general-output, count match, abnormal input error and digital filter error \*3 Supply-capable current is 500mA (Max.).

# Pin Assignment of CNT-68M/50M



\*1 The control input can serve as the general-input, counter start/stop, preset, and zero-clear. \*2 The control output can serve as the general-output, count match, abnormal input error and digital filter error. \*3 Supply-capable current is 500mA (Max.).

# Using the On-PC Card Connectors

You can connect to a rotary encoder or linear scale with a TTL level output circuit, or to an open-collector output circuit. The signal must be an LVTTL level input and can be up to 10MHz. As pull-up resistors are provided on the PC Card, connect the pull-up voltage (3.3V to 5.5V max.) to the pull-up pins if connecting to an open collector output circuit/TTL level output circuit. (If using 3.3V, connect to the VCC pin on the PC Card.) Not connecting the pull-up voltage may affect the counter input channel left unconnected.

For a two-phase input, connect both phase A and phase B. For a single phase input, connect to either phase A or phase B. If not using the Z phase, this does not need to be connected.

#### Remarks

- The pull-up pins are PUP1 (pin 32 \*1) for the counter input signal and PUP2 (pin 66 \*1) for the control input signal.
- PUP1 (pin 32): Pull-up for A, B, and Z phase input signal (A0, B0, Z0, A1, B1, Z1, A2, B2, Z2, A3, B3, Z3).
- PUP2 (pin 66): Pull-up for the control input signals and for the sampling input signals (DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN).
- \*1 Connector pin number on the PC Card.

## Example Connection for Counter Input Circuit Connection pulled up with external 5-V power (Counter Input)



\*1: The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

# Connection pulled up with internal 3.3-V output power (Counter Input)



 $\ast 1:$  The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

## Input signal



t<sub>PWH</sub>: High-level count input pulse width 50nsec (Min.) t<sub>PWL</sub>: Low-level count input pulse width 50nsec (Min.)

#### A CAUTION

The connection cable length should be within 1.5 m. To prevent noise from causing a malfunction, arrange the connection cable as away from any other signal conductor or noise source as possible.

# Connecting the control signal input/output

#### Connection of a control input

The control input signals consist of one pin per channel that can be selected as the channel's counter start/stop or preset, and one pin per PC Card that can be used as the start, stop, and clock for sampling. The signals are LVTTL-level inputs. As pull-up resistors ( $10K\Omega$ ) are provided on the PC Card, connect the pull-up voltage (3.0V to 5.5V max.) to the pull-up pins if connecting to an open collector output circuit/TTL level output circuit. (If using 3.3V, connect to the VCC pin on the PC Card.) Not connecting the pull-up voltage may affect the control input pin left unconnected.

#### Remarks

The pull-up pins are PUP1 (pin 32 \*1) for the counter input signal and PUP2 (pin 66 \*1) for the control input signal.

- PUP1 (pin 32): Pull-up for A, B, and Z phase input signal (A0, B0, Z0, A1, B1, Z1, A2, B2, Z2, A3, B3, Z3).
- PUP2 (pin 66): Pull-up for the control input signals and for the sampling input signals (DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN).
- \*1 Connector pin number on the PC Card.

#### Control input circuit and its sample connection Connection pulled up with external 5-V power (Control input DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN)



\*1: The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

#### Connection pulled up with internal 3.3-V output power (Control input DI0, DI1, DI2, DI3, CLKIN, STARTIN, STOPIN)



\*1: The pull-up pins are PUP1 for the counter input signal and PUP2 for the control input signal.

#### **▲** CAUTION

The connection cable length should be within 1.5 m. To prevent noise from causing a malfunction, arrange the connection cable as away from any other signal conductor or noise source as possible.

#### External sampling clock signal (EXTCLK)

Pin used to input the external pacer clock. The maximum frequency is 10MHz.

If the external clock input is selected as the sampling clock, sampling occurs on the falling edge of the signal.



tpWH: High-level clock pulse width 50nsec (Min.) tpWL: Low-level clock pulse width 50nsec (Min.)

# Other control input signals (DI0 to DI3, EXTSTART, EXTSTOP)

These signals are TTL level compatible and the trigger edge is software-programmable at either the rising or falling edge. High- and low-level hold times of at least 50 nsec are required to detect an edge of the signal.



t<sub>HIL</sub>: Low-level hold time 50nsec (Min.)

# Connection of a control output

This outputs a general-purpose output signal (level output) or a one-shot pulse output to indicate a hardware event such as a count match. The signal is an LVTTL level output and can be set to positive or negative logic by software.

## Control output circuit and its sample connection Sample connection to control output circuit (DO0 to DO3, CLKOUT, STARTOUT, STOPOUT)

