© CONTEC Ver.4.32

# High Speed Bi-Directional Digital I/O Board for PCI PIO-32DM(PCI)



\* Specifications, color and design of the products are subject to change without notice.

### **Features**

Since the board supports bus master, it is suited for fast-processing and controlling applications to control external devices with output of any digital pattern or to quickly sample digital input. The board is also equipped with synchronization control connectors to solve timing lag problems during channel expansion.

However, since the board is susceptible to electrical disturbances, it should be used for applications with a short wiring distance and in quiet environment.

- With bus master, the board transfers data between the PC and board at a speed of 80MB/sec. (133 MB/sec. at maximum) without any burden on the CPU.
- The board stores digital signals at a sampling rate of 20 MHz and can detect patterns (pattern input).
- The board can be used as a 20 MHz digital pattern generator (pattern output).
- A 1K-Word on-board FIFO memory is installed each for input and output.
- The 32-bit I/O lines can configure as either input or output, and 16bit or 32-bit. The board can be set to 32-bit input lines, or 16-bit lines each for input and output, or 32-bit output lines.
- In addition to the digital I/O lines, control signals are available to start or stop pattern I/O. To achieve high-speed access to peripherals, the board also supports the REQ and ACK handshaking signals.
- The board is equipped with an SC connector to allow easy interboard synchronization between the same or different boards.
- The board can be used not only for pattern I/O using bus mastering but also as a general-purpose digital I/O board. In generalpurpose input mode, four input lines are available to interrupts (rising edge).
- Interrupts are set by the software, not by the hardware.
- The board is installed with a timer available to applications to accurately monitor time even when the board is used in Windows environment.

The PIO-32DM(PCI) is an interface board in compliance with the PCI bus specification and performs high-speed digital input and output application using bus mastering. This should be installed in a PCI bus

The board can input and output a total of 32 TTL-level digital signals. Select input or output for each 16 signals.

With the Digital Driver [API-DIO(WDM)], you can create Windows application software for this board in your favorite programming language supporting Win32 API functions, such as Visual Basic or Visual C/C++.

- \* The contents in this document are subject to change without notice.
- \* Visit the CONTEC website to check the latest details in the document.
- \* The information in the data sheets is as of July, 2022.

# **Specification**

| Item                            |                          | Specification                                                                                     |  |  |  |
|---------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|--|--|--|
| Digital section                 | on                       |                                                                                                   |  |  |  |
| Number of I/O Channels          |                          | 32-bit input lines, 16-bit input/output lines, 32-bit output lines (programmable)                 |  |  |  |
| I/O signal level                |                          | TTL level (Equivalent to ALS245A)                                                                 |  |  |  |
| Data access method              |                          | General-purpose digital I/O or pattern I/O with bus mastering DMA                                 |  |  |  |
| Echo-back function              |                          | Available (at general-purpose output)                                                             |  |  |  |
| Connector                       |                          | Equivalent to PCR-96LMD (HONDA)                                                                   |  |  |  |
| Signal exte                     | ension distance          | 1.5m (dependent on wiring environment)                                                            |  |  |  |
| Pattern                         | Sampling start trigger   | Software start/External start/Pattern detection                                                   |  |  |  |
| input                           | Sampling stop trigger    | Software stop/External stop/End of transfer/Transfer error                                        |  |  |  |
|                                 | Sampling clock           | Sampling timer/External clock input/handshake/SC connector                                        |  |  |  |
|                                 | Sampling timer           | 50ns - 107s 25ns unit                                                                             |  |  |  |
| Pattern                         | Generating start trigger | Software start/External start/SC connector                                                        |  |  |  |
| output                          | Generating stop trigger  | Software stop/External stop/End of transfer/Transfer error/Specified number of items/SC connector |  |  |  |
|                                 | Generating clock         | Output timer/External clock input/Handshake/SC connector                                          |  |  |  |
|                                 | Generating timer         | 50ns - 107s 25ns unit                                                                             |  |  |  |
| Control                         | I/O signal level         | TTL level (Input: equivalent to ALS541; Output: equivalent to LS125A)                             |  |  |  |
| signal                          | REQ signal (handshake)   | Negative logic tL=50ns (Min.)                                                                     |  |  |  |
|                                 | ACK signal (handshake)   | Negative logic tL=50ns (Min.)                                                                     |  |  |  |
|                                 | External start signal    | Selection of rising/falling edge with the software                                                |  |  |  |
|                                 | External stop signal     | Selection of rising/falling edge with the software                                                |  |  |  |
|                                 | External clock input     | f=10 MHz (Max)                                                                                    |  |  |  |
| us master:                      | section                  |                                                                                                   |  |  |  |
| DMA char                        | nnels                    | 2 channels (one each for input and output)                                                        |  |  |  |
| Transfer bu                     | us width                 | 32-/16-bit width                                                                                  |  |  |  |
| Transfer da                     | ata length               | 8 PCI Words length (Max.)                                                                         |  |  |  |
| Transfer ra                     | te                       | 80 MB/sec.                                                                                        |  |  |  |
| FIFO                            |                          | 1K Word/ch.                                                                                       |  |  |  |
| Scatter/Ga                      | ther function            | 64 MB/ch.                                                                                         |  |  |  |
| ynchroniza                      | tion section             |                                                                                                   |  |  |  |
| Control ou                      | utput signal             | Selection of output signal with the software when specifying a sync master board.                 |  |  |  |
| Control in                      |                          | Selection of sync factor with the software when specifying sync slave boards.                     |  |  |  |
| Max. board count for connection |                          | 16 boards including the master board                                                              |  |  |  |
| Connector                       |                          | PS-10PE-D4T1-B1 (JAE) or equivalent x 2                                                           |  |  |  |
| ommon se                        | ection                   |                                                                                                   |  |  |  |
| I/O addres                      | ises                     | Occupies 2 locations, any 32-ports and 64-ports boundary                                          |  |  |  |
| Interrupt                       |                          | Errors and various factors, One interrupt request line as INTA                                    |  |  |  |
| Current consumption             |                          | 5 VDC, 700 mA (Max.)                                                                              |  |  |  |
| Operating conditions            |                          | 0 - 50°C, 10 - 90%RH (No condensation)                                                            |  |  |  |
| PCI bus specification           |                          | 32bit, 33MHz, Universal key shapes supported *1*2                                                 |  |  |  |
| External dimensions (mm)        |                          | 176.41(L) x 106.68(H)                                                                             |  |  |  |
| Weight                          |                          | 130g                                                                                              |  |  |  |
| Standard                        |                          | VCCI Class A, CE Marking (EMC Directive Class A, RoHS Directive), UKCA                            |  |  |  |

■ PIO-32DM(PCI)

- 11 This board requires power supply at +5V from an expansion slot (it does not work on a machine with a +3.3V power supply alone).
- When the board No. is 7166, PCI bus specification is 32bit, 33MHz, 5V.

#### **Board Dimensions**



The standard outside dimension (L) is the distance from the end of the card to the outer surface of the slot cover.

# **Support Software**

| The name of the documents                                                | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | How to get        |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Digital I/O Driver software<br>API-DIO(WDM)                              | Driver software of digital input and output for Windows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Download<br>(ZIP) |
| Digital I/O Driver software<br>API-DIO(LNX)                              | Driver software of digital input and output for Linux.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Download<br>(tgz) |
| LabVIEW-support data acquisition<br>library<br>DAQfast for LabVIEW       | This is a data collection library to use in the LabVIEW by National Instruments. With Polymorphic VI, our design enables a LabVIEW user to operate seamlessly. Our aim is that the customers to perform easily, promptly what they wish to do.                                                                                                                                                                                                                                                                                         | Download<br>(ZIP) |
| Windows version pattern generator /<br>logic analyzer<br>C-LogicDesigner | C-LogicDesigner is software that uses a Contec high-speed bidirectional digital VO device (32DM series) to generate digital signals and provide logic analyzer functions based on sampling. It is capable of automatically generating digital signal patterns and directly editing data in graphs, as well as generating signals based on a wide range of output conditions, checking signals that were sampled under specified conditions, saving data in files, searching data patterns, frequency calculation, and other functions. | Download<br>(exe) |

<sup>\*</sup> Download the software from the CONTEC website.

### **Option**

| Item        | Model                                      | Description                                                                |
|-------------|--------------------------------------------|----------------------------------------------------------------------------|
| Cable       | PCB96PS-0.5P (0.5m)<br>PCB96PS-1.5P (1.5m) | Shielded cable with double-ended connector for 96-pin half-pitch connector |
|             | PCB96P-1.5 (1.5m)                          | Flat cable with double-ended connector for 96-pin half-pitch connector     |
|             | PCA96PS-0.5P (0.5m)<br>PCA96PS-1.5P (1.5m) | Shielded cable with single-ended connector for 96-pin half-pitch connector |
|             | PCA96P-1.5 (1.5m)                          | Flat cable with single-ended connector for 96-pin half-pitch connector     |
| Accessories | EPD-96A *1*2                               | Screw Terminal (M3 x 96)                                                   |
|             | EPD-96 *1                                  | Screw Terminal (M3.5 x 96)                                                 |
|             | DTP-64A *1                                 | Terminal Unit for Cables (M3 x 96P)                                        |

- \*1 PCB96P or PCB96PS optional cable is required separately.
- \*2 "Spring-up" type terminal is used to prevent terminal screws from falling off.
- \* Check the CONTEC's Web site for more information on these options

### **Packing List**

Board [PIO-32DM(PCI)]...1 SC Cable (10cm) ...1 Setup Guide ... 1 Warranty Certificate ...1 Serial Number Lable...1

#### Connector shape

To connect an external device to this board, plug the cable from the device into the interface connector (CN1) shown below.





- · [ ]shows the pin No. of HONDA TSUSHIN KOGYO CO., LTD. specification.
- \* Can be used as an interrupt signal when used as general purpose I/O.

# Connection method to the external device -Data I/O-

#### Connecting the data I/O signal(DIOA0\* - DIOD0\*)

These lines input from and output to external devices and can be configured in 16-bit with the software.

Input and output and setting procedures are the same whether these lines are used for general-purpose digital I/O or bus master transferring and they can be configured in three different settings as shown below:

#### I/O signal

| Signal name     | Setup1        | Setup2         | Setup3         |
|-----------------|---------------|----------------|----------------|
| DIOA00 - DIOA07 | Digital input | Digital input  | Digital output |
| DIOB00 - DIOB07 | Digital input | Digital input  | Digital output |
| DIOC00 - DIOC07 | Digital input | Digital output | Digital output |
| DIOD00 - DIOD07 | Digital input | Digital output | Digital output |

When settings 1 and 2 are used for general-purpose digital I/O, DIOA00 through DIOA03 can be used as interrupts (rising edge).

How to connect the connectors

#### Detailed Data I/O Signal Circuit



# Connection method to the external device -Control I/O-

### Connection to the control signal (EXT\*\*)

In order to control bus mastering from outside, five signals are provided each for pattern I/O. Before using the signals to be input as control signals please verify their pulse widths.

"0" at the end of a signal name indicates a pattern input signal and "1" a pattern output signal.

| Signal name | Direction | Usage                      | Signal name | Direction | Usage                       |
|-------------|-----------|----------------------------|-------------|-----------|-----------------------------|
| EXTCLK0     | ln        | Pattern input clock        | EXTCLK1     | ln        | Pattern output clock        |
| EXTSTART0   | ln        | Pattern input start signal | EXTSTART1   | ln        | Pattern output start signal |
| EXTSTOP0    | ln        | Pattern input stop signal  | EXTSTOP1    | ln        | Pattern output stop signal  |
| EXTREQ0     | ln        | Pattern input REQ signal   | EXTREQ1     | Out       | Pattern output REQ signal   |
| EXTACK0     | Out       | Pattern input ACK signal   | EXTACK1     | ln        | Pattern output ACK signal   |

#### **Detailed Control Input Signal Circuit**

Control signals to be input include clock, start, stop, and handshake input signals.



#### **Detailed Control Output Signal Circuit**

Control signals to be output include handshake output signals.



### What is the Control Signal?

External clock signal (EXTCLK0/EXTCLK1)

These signals input external pacer clocks. The maximum frequency is 10MHz.

When the external clock input is set as the clock source, pattern input or output occurs at the falling edge of this signal.



tpWH: Clock pulse high width 50ns (Min.) tpWL: Clock pulse low width 50ns (Min.)

#### Eternal start signal (EXTSTARTO/EXTSTART1)

These input signals start bus mastering with an external signal. The signal level is LVTTL and you can select and enable the rising or falling edge with the software. In order to detect the signal edge, a high- and low-level hold time of 50ns is needed at minimum.



tHIH: High level hold time 50ns (Min.) tHIL: Low level hold time 50ns (Min.)

#### External stop signal (EXTSTOP0/EXTSTOP1)

These input signals start bus mastering with an external signal. The signal level is TTL and you can select and enable the rising or falling edge with the software. In order to detect the signal edge, a high- and low-level hold time of 50ns is needed at minimum.

#### Handshake Signal (EXTREQ0/EXTACK0/ EXTREQ1/EXTACK1)

These signals handshake with external devices. The signal is TTL level and controlled with negative logic.

#### **Input**



- (1) After setting the handshaking operation, the PIO-32DM(PCI) samples the EXTREQ0 signal and starts pattern input when it recognizes a low pulse of more than 50ns. Pattern data prior to that time is disabled.
- (2) The board generates a cycle to write data input from an external device to the PC memory by bus mastering.
- (3) At the end of writing data, the board outputs acknowledge signal EXTRACK0 to notify the external device.

PIO-32DM(PCI)

# <u>Output</u>



 $\begin{array}{lll} t_{\mbox{REQOL}} \colon \mbox{EXTREQ1 low width} & 100 \mbox{ns (Min.)} \\ t_{\mbox{ACKOL}} \colon \mbox{EXTACK1 low width} & 50 \mbox{ns (Min.)} \end{array}$ 

- (1) After setting the handshaking operation, the PIO-32DM(PCI) outputs the EXTREQ1 signal.
- (2) The board begins sampling acknowledge signals from external devices. The board recognizes the end with a low pulse of more than 100ns and, at the leading edge, starts preparing to output the next data.

PIO-32DM(PCI)